# IN74AC643

# **Octal 3-State Bus Transceiver** High-Speed Silicon-Gate CMOS

The IN74AC643 is identical in pinout to the LS/ALS643, HC/HCT643. The device inputs are compatible with standard CMOS outputs; with pullup resistors, they are compatible with LS/ALS outputs.

The IN74AC643 is a 3-state transceiver that is used for 2-way asynchronous communication between data buses. The device has an active-low Output Enable pin, which is used to place the I/O ports into high-impedance states. The Direction control determines whether data flows from  $\overline{A}$  to  $\overline{B}$  or from  $\overline{B}$  to  $\overline{A}$ .

- Outputs Directly Interface to CMOS, NMOS, and TTL
- Operating Voltage Range: 2.0 to 6.0 V
- Low Input Current: 1.0 μA; o.1 μA @ 25°C
- High Noise Immunity Characteristic of CMOS Devices
- Outputs Source/Sink 24 mA



#### **PIN ASSIGNMENT**

| <b>□</b> 1● | 20                                                   | V <sub>CC</sub>                                       |
|-------------|------------------------------------------------------|-------------------------------------------------------|
| <b>q</b> 2  | 19                                                   | OUTPUT<br>ENABLE                                      |
| [ 3         | 18                                                   | B1                                                    |
| <b>d</b> 4  | 17                                                   | B2                                                    |
| C 5         | 16                                                   | В3                                                    |
| <b>[</b> 6  | 15                                                   | ] B4                                                  |
| <b>d</b> 7  | 14                                                   | В5                                                    |
| <b>d</b> 8  | 13                                                   | B6                                                    |
| <b>[</b> 9  | 12                                                   | B7                                                    |
| <b>[</b> 10 | 11                                                   | ] вя                                                  |
|             | C 2<br>C 3<br>C 4<br>C 5<br>C 6<br>C 7<br>C 8<br>C 9 | 2 19   3 18   4 17   5 16   6 15   7 14   8 13   9 12 |

#### LOGIC DIAGRAM



# $PIN \ 20 = V_{CC}$ $PIN \ 10 = GND$

#### **FUNCTION TABLE**

| Contr            | ol Inputs |                                                       |
|------------------|-----------|-------------------------------------------------------|
| Output<br>Enable | Direction | Operation                                             |
| L                | L         | Data Transmitted<br>from Bus B to<br>Bus A            |
| L                | Н         | Data Transmitted<br>from Bus A to<br>Bus B (inverted) |
| Н                | Х         | Buses Isolated<br>(High Impedance<br>State)           |

X = don't care



| Symbol | Parameter                                                                        | Value            | Unit |
|--------|----------------------------------------------------------------------------------|------------------|------|
| Vcc    | DC Supply Voltage (Referenced to GND)                                            | -0.5 to +7.0     | V    |
| Vin    | DC Input Voltage (Referenced to GND)                                             | -0.5 to Vcc +0.5 | V    |
| Vout   | DC Output Voltage (Referenced to GND)                                            | -0.5 to Vcc +0.5 | V    |
| Iin    | DC Input Current, per Pin                                                        | $\pm 20$         | mA   |
| Iout   | DC Output Sink/Source Current, per Pin                                           | ±50              | mA   |
| Icc    | DC Supply Current, Vcc and GND Pins                                              | ±50              | mA   |
| Ръ     | Power Dissipation in Still Air, Plastic DIP+<br>SOIC Package+                    | 750<br>500       | mW   |
| Tstg   | Storage Temperature                                                              | -65 to +150      | °C   |
| TL     | Lead Temperature, 1 mm from Case for 10 Seconds<br>(Plastic DIP or SOIC Package) | 260              | °C   |

#### MAXIMUM RATINGS\*

\*Maximum Ratings are those values beyond which damage to the device may occur.

Functional operation should be restricted to the Recommended Operating Conditions.

+Derating - Plastic DIP: - 10 mW/°C from 65° to 125°C

SOIC Package: : - 7 mW/°C from 65° to 125°C

#### **RECOMMENDED OPERATING CONDITIONS**

| Symbol    | Parameter                                            |                                        | Min         | Max             | Unit |
|-----------|------------------------------------------------------|----------------------------------------|-------------|-----------------|------|
| Vcc       | DC Supply Voltage (Referenced to GND)                |                                        | 2.0         | 6.0             | V    |
| VIN, VOUT | DC Input Voltage, Output Voltage (Referenced to GND) |                                        | 0           | Vcc             | V    |
| Tı        | Junction Temperature (PDIP)                          |                                        |             | 140             | °C   |
| Та        | Operating Temperature, All Package Types             |                                        | -40         | +85             | °C   |
| Іон       | Output Current - High                                |                                        |             | -24             | mA   |
| Iol       | Output Current - Low                                 |                                        |             | 24              | mA   |
| tr, tf    | (except Schmitt Inputs)                              | Vcc =3.0 V<br>Vcc =4.5 V<br>Vcc =5.5 V | 0<br>0<br>0 | 150<br>40<br>25 | ns/V |

 $^{*}V{}_{\rm IN}\,$  from 30% to 70%  $V{}_{\rm CC}\,$ 

This device contains protection circuitry to guard against damage due to high static voltages or electric fields. However, precautions must be taken to avoid applications of any voltage higher than maximum rated voltages to this high-impedance circuit. For proper operation,  $V_{IN}$  and  $V_{OUT}$  should be constrained to the range  $GND \leq (V_{IN} \text{ or } V_{OUT}) \leq V_{CC}$ .

Unused inputs must always be tied to an appropriate logic voltage level (e.g., either GND or  $V_{\rm CC}$ ). Unused outputs must be left open.



|        |                                                      |                                                                                                               | Vcc               | Guaranteed Limits    |                      |      |
|--------|------------------------------------------------------|---------------------------------------------------------------------------------------------------------------|-------------------|----------------------|----------------------|------|
| Symbol | Parameter                                            | Test Conditions                                                                                               | V                 | 25 °C                | -40°C to<br>85°C     | Unit |
| VIH    | Minimum High-<br>Level Input Voltage                 | V <sub>OUT</sub> =0.1 V or V <sub>cc</sub> -0.1 V                                                             | 3.0<br>4.5<br>5.5 | 2.1<br>3.15<br>3.85  | 2.1<br>3.15<br>3.85  | V    |
| VIL    | Maximum Low -<br>Level Input Voltage                 | Vout=0.1 V or Vcc-0.1 V                                                                                       | 3.0<br>4.5<br>5.5 | 0.9<br>1.35<br>1.65  | 0.9<br>1.35<br>1.65  | V    |
| Vон    | Minimum High-<br>Level Output Voltage                | Iout ≤ -50 μA                                                                                                 | 3.0<br>4.5<br>5.5 | 2.9<br>4.4<br>5.4    | 2.9<br>4.4<br>5.4    | V    |
|        |                                                      | $V_{IN} = V_{IH}$ or $V_{IL}$<br>IoH = -12 mA<br>IoH = -24 mA<br>IoH = -24 mA                                 | 3.0<br>4.5<br>5.5 | 2.56<br>3.86<br>4.86 | 2.46<br>3.76<br>4.76 |      |
| Vol    | Maximum Low-<br>Level Output Voltage                 | Iout $\leq 50 \ \mu A$                                                                                        | 3.0<br>4.5<br>5.5 | $0.1 \\ 0.1 \\ 0.1$  | 0.1<br>0.1<br>0.1    | V    |
|        |                                                      | $V_{IN} = V_{IH}$ or $V_{IL}$<br>IoL = 12 mA<br>IoL = 24 mA<br>IoL = 24 mA                                    | 3.0<br>4.5<br>5.5 | 0.36<br>0.36<br>0.36 | 0.44<br>0.44<br>0.44 |      |
| Iin    | Maximum Input<br>Leakage Current                     | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                                       | 5.5               | ±0.1                 | ±1.0                 | μΑ   |
| Ioz    | Maximum Three-<br>State Leakage<br>Current           | $V_{IN}(OE) = V_{IH} \text{ or } V_{IL}$ $V_{IN} = V_{CC} \text{ or } GND$ $V_{OUT} = V_{CC} \text{ or } GND$ | 5.5               | ±0.6                 | ±6.0                 | μΑ   |
| Iold   | +Minimum<br>Dynamic Output<br>Current                | Vold=1.65 V Max                                                                                               | 5.5               |                      | 75                   | mA   |
| Іонд   | +Minimum<br>Dynamic Output<br>Current                | V <sub>OHD</sub> =3.85 V Min                                                                                  | 5.5               |                      | -75                  | mA   |
| Icc    | Maximum Quiescent<br>Supply Current<br>(per Package) | V <sub>IN</sub> =V <sub>CC</sub> or GND                                                                       | 5.5               | 8.0                  | 80                   | μΑ   |

## DC ELECTRICAL CHARACTERISTICS(Voltages Referenced to GND)

\*All outputs loaded; thresholds on input associated with output under test.

+Maximum test duration 2.0 ms, one output loaded at a time.

Note: In and Icc @ 3.0 V are guaranteed to be less than or equal to the respective limit @ 5.5 V Vcc



|              |                                                                        |            | (          | Guarantee   | d Limits   |                   |    |
|--------------|------------------------------------------------------------------------|------------|------------|-------------|------------|-------------------|----|
| Symbol       | Parameter                                                              | v          | 25 °C      |             |            | 0°C to Un<br>85°C |    |
|              |                                                                        |            | Min        | Max         | Min        | Max               |    |
| <b>t</b> plh | Propagation Delay, A to B or B to A<br>(Figure 1)                      | 3.3<br>5.0 | 1.5<br>1.5 | 8.5<br>6.5  | 1.0<br>1.0 | 9.5<br>7.5        | ns |
| tphl.        | Propagation Delay, A to B or B to A (Figure 1)                         | 3.3<br>5.0 | 1.5<br>1.5 | 8.5<br>6.5  | 1.0<br>1.0 | 9.5<br>7.5        | ns |
| <b>t</b> pzh | Propagation Delay, Direction or Output<br>Enable to A or B (Figure 2)  | 3.3<br>5.0 | 2.5<br>1.5 | 12.5<br>9.5 | 2.0<br>1.0 | 13.5<br>10.0      | ns |
| <b>t</b> pzl | Propagation Delay, Direction or Output<br>Enable to A or B (Figure 2)  | 3.3<br>5.0 | 2.5<br>1.5 | 12.5<br>9.5 | 2.0<br>1.0 | 13.5<br>10.0      | ns |
| tрнz         | Propagation Delay, Direction or Output<br>Enable to A or B (Figure 2)  | 3.3<br>5.0 | 2.0<br>1.5 | 12.0<br>9.0 | 1.0<br>1.0 | 12.5<br>10.0      | ns |
| <b>t</b> plz | Propagation Delay, Direction or Output<br>Enable to A or B (Figure 2)  | 3.3<br>5.0 | 2.0<br>1.5 | 12.0<br>9.5 | 1.5<br>1.0 | 13.5<br>10.5      | ns |
| Cin          | Maximum Input Capacitance                                              | 5.0        | 4.5        |             | 4.5        |                   | pF |
| Cout         | Maximum Tree-State I/O Capacitance<br>(Output in High-Impedance State0 | 5.0        | 15 15      |             | 5          | pF                |    |

### AC ELECTRICAL CHARACTERISTICS( $C_L=50pF$ ,Input tr=tf=3.0 ns)

|     |                               | Typical @25°C,Vcc=5.0 V |    |
|-----|-------------------------------|-------------------------|----|
| Cpd | Power Dissipation Capacitance | 45                      | pF |

\*Voltage Range 3.3 V is 3.3 V  $\pm 0.3$  V

Voltage Range 5.0 V is 5.0 V  $\pm 0.5$  V







Figure 2. Switching Waveforms

## EXPANDED LOGIC DIAGRAM

